

#### 1 I2C interface

The IP5356 supports the LED1 LED2 to be multiplexed into the I2C connection mode. After the device is connected and powered on in the corresponding mode, other functions are disabled and the device enters the I2C mode. IP5356 i2c communication frequency supports up to 300K, 8bit register address, 8bit register data, send and receive are high in the front (MSB), I2C device address has two groups, one group: write 0xE8, read 0xE9; The other group: write as 0xEA and read as 0xEB. Such as:

Data 0x5A is written to register 0x05 of I2C device address 0xEA.



**I2C WRITE** 

Read back data from register 0x05 of I2C device address 0xEA



## 2 I2C Application Notes



- 1) The IP5356\_LED\_CL standard supports I2C by default.
- 2) The maximum frequency of IP5356 I2C supports 300K. Considering the MCU clock deviation, it is recommended to use about 200K clock for MCU communication when applying I2C.

service@injoinic.com 1/32 V1.15



- 3) When the IP5356 switches from hibernation state to working state (key, load access, 5V charging access), the IP5356 first detects whether L1 and L2 pins are pulled up to 3.3V (VCC). If L1 and L2 are pulled up to 3.3V at the same time, the IP5356 enters the I2C mode, and L3 outputs a high level of 3.1V. If L1 and L2 are not detected at the same time, it will enter the LED light display mode, and will detect each time it enters the working state from sleep.
- 4) Since I2C detection will be carried out when IP5356 enters the working state from hibernation, the MCU needs to configure SDA and SCK as input or high-resistance states during hibernation, and cannot read and write I2C data until the INT is detected to be high for more than 100ms. Otherwise, the IC cannot enter the I2C state because L1 or L2 is not pulled up when it enters the working state from sleep.
- 5) Since the IP5356 will perform I2C detection when it enters the working state from hibernation and the digital level inside IP5356 is 3.3V, the MCU must have VCC power supply. If the MCU uses an external LDO power supply, when the BAT is out of power or less than 2V, the VIN will connect 5V to supply power to the IP5356. The VCC system will perform I2C detection when the power is on, but the MCU has no power, and the status of SDA and SCK is uncertain, which may lead to the failure of L1 and L2 to enter I2C mode without detecting pull-up.
- 6) If you want to modify a register of IP5356, you need to read out the value of the corresponding register first, perform the and or operation on the bit to be modified, and then write the calculated value into this register, ensure that only the bit to be modified and the value of other open bits cannot be changed at will. The default value of the register is based on the read value. The IC default values may vary from batch to batch.
- 7) MCU operation process: INT continuous high 100ms can read and write the I2C register, you can initialize the register (need to modify the special function to modify the register, if you do not need to modify the register can not write the register) and then read the IC internal information (power, charge and discharge state, key state) characteristic requirements (such as special indicator, charge and discharge management, fast charge request management) operation.
- 8) IP5356 has two groups of I2C addresses, namely 0xEA and 0xE8. When reading and writing registers, you need to check whether the I2C address corresponding to the current register address is 0xE8 or 0Xea.
- 9) The default value of the IP5356 register is only for customers to refer to the configuration of the current function. If you need to operate the register, you need to read it out and calculate it before writing it back to the register.

service@injoinic.com 2/32 V1.15

# 3 Typical application note

#### 3.1 Charge and discharge state judgment

Charging status flag bit: 0xEA 0xD0[5]=1.

Discharge status flag bit: 0xEA 0xD0[4]=1.

Full of status flag bit: 0xEA 0xE9[6:4]=101.

The current input voltage of port B (VIN) is valid: 0xEA 0xC4[7]=1.

The current input voltage of port C (VBUS) is valid: 0xEA 0xC4[4]=1 && 0xEA 0xD0[7]=1.

# 3.2 The MCU reads the internal information of IP5356 to do the power display

Cell percentage Power data (%): 0xEA 0x7B[7:0]

I2C address: 0xEA. Register address: 0x7B

| Bit(s) | Name    | Description                    |  | R/W |
|--------|---------|--------------------------------|--|-----|
| 7:0    | SOC_CAP | Cell percentage Power data (%) |  | R   |

## 3.3 The MCU adjusts the charging voltage of the cell through the register

Operation procedure:

A. The MCU is configured 0xE8 0x33[4]=0 to set the register to configure the full voltage.

I2C address: 0xEA, Register address: 0x33

| Bit(s) | Name        | Description                                                 | R/W | RESET |
|--------|-------------|-------------------------------------------------------------|-----|-------|
| 4      | En_Vset_Det | The battery voltage VSET is enabled                         | R/W | 1     |
|        |             | 1: VSET detection sets the full voltage of the battery cell |     |       |
|        |             | 0: Register sets the full voltage                           |     |       |

- B. The MCU then sets different charging voltages by adjusting the value 0xEA 0x3A[3:2].
- C. If the customer needs to fine-tune the battery charging voltage, you can adjust 0xEA 0x3A[1:0] to adjust the constant voltage voltage, IP5356 default voltage 14mv.

| Bit(s) | Name      | Description                       | R/W | RESET |
|--------|-----------|-----------------------------------|-----|-------|
| 3:2    | VSET_BAT_ | Charging constant voltage setting | R/W | 00    |
|        |           | 00: 4.2V                          |     |       |
|        |           | 01. 4.3V                          |     |       |
|        |           | 10: 4.35V                         |     |       |
|        | 0         | 11: 4.4V                          |     |       |
| 1:0    | R_CV      | Charging constant voltage voltage | R/W | 01    |
|        |           | 00: add 0mV                       |     |       |
|        |           | 01: add 14mV                      |     |       |
|        |           | 10: add 28mV                      |     |       |
|        | <b>Y</b>  | 11: add 42mV                      |     |       |

# 3.4 The MCU uses registers to turn off and on the input/output fast charge protocol for all ports

- A. The input DPDM fast charge protocol is turned off and on through the register.
- B. Disable the input DPDM fast charge protocol: 0xE8 0x81[4:1]=0000.
- C. Open the input DPDM fast charge protocol: 0xE8 0x81[4:1]=1111. After rewriting 1, the USB port automatically restores the fast charge without reinserting or restarting the USB port.
- D. Turn off and on the input PD fast charge protocol through the register:

Turn off the input PD fast charge: 0xE8 0xD4[0]=0.

Open the input PD fast charge: 0xE8 0xD4[0]=1.

After closing the input PD protocol, you need to restart the USB input port, otherwise you can not close the fast charge input. You do not need to restart the USB port to enable the input PD fast charge. The steps are as follows:

- Step 1: Turn off the input PD fast charge, set 0xE8 0xD4[0]=0.
- Step 2: Restart the TYPE-C input port and set 0xE8 0xD1[5:4]=01. Then set 0xE8 0xD1[5:4]=11.
- E. Turn off and open the output fast charge protocol through the register:

Disable the output fast charge DPDM protocol: 0xE8 0x85[7:1]=0000000.

Turn off the VBUS output PD fast charge: 0xE8 0xD4[0]=0

Open the output fast charge DPDM protocol: 0xE8 0x85[7:1]=1111111.

Open the VBUS output PD fast charge: 0xE8 0xD4[0]≥1.

After operating the output protocol, you need to restart the USB output, otherwise there will be compatibility problems, the steps are as follows:

- Step 1: First turn off the MOS of VOUT1/VOUT2/VBUS port and set register: 0xEA 0x86[2:0]=111.
- Step 2: Turn off or enable the output fast charge protocol: 0xE8 0x85[7:1], 0XE8 0xD4 [0].
- Step 3: Redetect and open the loaded VOUT1/VOUT2/VBUS USB port and set register: 0xEA 0x86[5:3]=111

# 3.5 The MCU uses registers to turn off and on the input and output DPDM fast charging protocols of different ports

I2C address 0xE8, Register address: 0x25

| Bit(s) | Name           | Description                           | R/W | RESET |
|--------|----------------|---------------------------------------|-----|-------|
| 3      | En_Vbus_Sinkqc | The VBUS input fast charge is enabled | R/W | 1     |
|        |                | 1: enable                             |     |       |
|        |                | 0: disable                            |     |       |
| 2      | En_Vin_Sinkqc  | The VIN input fast charge is enabled  | R/W | 1     |
|        |                | 1: enable                             |     |       |
|        |                | 0: disable                            |     |       |

I2C address 0xE8, Register address: 0x18

| Bit(s) | Name         | Description                                                        | R/W | RESET |
|--------|--------------|--------------------------------------------------------------------|-----|-------|
| 2      | En_ Vbus _Qc | The VBUS port fast charge function is enabled 1: enable 0: disable | R/W | 1     |

| Bit( | s) | Name         | Description                                                         | R/W | RESET |
|------|----|--------------|---------------------------------------------------------------------|-----|-------|
| 2    |    | En_ Vout1_qc | The VOUT1 port fast charge function is enabled 1: enable 0: disable | R/W | 1     |



I2C address 0xE8, Register address: 0x14

| Bit(s) | Name         | Description                                                         | R/W | RESET |
|--------|--------------|---------------------------------------------------------------------|-----|-------|
| 2      | En_ Vout2_qc | The VOUT2 port fast charge function is enabled 1: enable 0: disable | R/W | 1     |

# 3.6 The MCU reads the voltage of the NTC pin to determine the different temperatures

Operation procedure:

A、 MCU Configured First 0xE8 0xFD[0]=0 ,The NTC function was disabled.

I2C address 0xE8, Register address: 0xFD

| ſ | Bit(s) | Name   | Description                             | R/W A RESET |
|---|--------|--------|-----------------------------------------|-------------|
|   | 0      | En_ntc | The NTC is enabled 1: enable 0: disable | R/W 1       |

B. The MCU adjusts the current source on the NTC PIN via the 0xE8 0xF6[5:4] register.

I2C address 0xE8, Register address: 0xF6

| Bit(s) Name Description R/W                                                                                       | RESET |
|-------------------------------------------------------------------------------------------------------------------|-------|
| 5:4 NTC_20uA_Sel NTC PIN Current control selection 00: Internal state machine automatic control 10: 80uA 11: 20uA | 00    |

C. The MCU reads the register's NTC ADC and determines the NTC temperature

I2C address 0xEA, Register address: 0x64

| Bit(s) | Name         | Description                                         | R/W |
|--------|--------------|-----------------------------------------------------|-----|
| 7:0    | NTCVADC[7:0] | NTC voltage data low 8bit<br>Voltage of the NTC PIN | R   |

I2C address 0xEA, Register address: 0x65

| Bit(s) | Name          | Description                                                               | R/W |
|--------|---------------|---------------------------------------------------------------------------|-----|
| 7:0    | NTCVADC[15:8] | NTC voltage data up to 8bit Voltage of the NTC PIN NTC= NTCVADC*0.26855mV | R   |

service@injoinic.com 5 / 32 V1.15

## 4 Read/write operation register

\*Reserved register can not be randomly written data, do not change the original value, otherwise unexpected results may occur. The operation of the register must be carried out in accordance with read - modify - write, and only the bit to be used can be modified, and other unused bit values cannot be modified.

\*The register default values in this document only represent a certain specification. The register default values of most specifications do not correspond to this document. Therefore, pay special attention to the bitwise operation when reading and writing.

#### 4.1 SYS\_CTL0(Boost and Charger enable registers)

I2C address 0xE8, Register address: 0x00

| Bit(s) | Name       | Description                                                                                                                                                                                                                                                                                                                        | R/W | RESET |
|--------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7:4    |            | Reserved                                                                                                                                                                                                                                                                                                                           | R/W | XX    |
| 3: 2   | En_C2B_Det | Unplug the input to charge whether to automatically turn boost output:  1X: The system directly enters the standby mode without turning boost  01: Boost turns on automatically when the output is loaded, and shuts down when there is no load  00: Automatically turn on boost regardless of whether the output is loaded or not | R/W | 00    |
| 1      | En_Boost   | Output enable 1: enable 0: disable                                                                                                                                                                                                                                                                                                 | R/W | 1     |
| 0      | En_Charger | Charge enable 1: enable 0: disable                                                                                                                                                                                                                                                                                                 | R/W | 1     |

#### 4.2 SYS\_CTL1 (Light load shutdown control register)

I2C address 0xE8, Register address: 0x03

| Bit(s) | Name          | Description                                                               | R/W | RESET |
|--------|---------------|---------------------------------------------------------------------------|-----|-------|
| 7:6    |               | Reserved                                                                  | R/W | XX    |
| 5:4    | Set_Ilow_Time | Light load shutdown time setting 00: 85 01: 165 10: 325 11: 645           | R/W | 10    |
| 3      | En_lpow_Low   | Select VSYS Power Enable for light load shutdown  1: enable  0: disable   | R/W | 0     |
| 2      | En_lsys_Low   | Select VSYS current Enable for light load shutdown  1: enable  0: disable | R/W | 1     |
| 1:0    |               | Reserved                                                                  | R/W | XX    |

#### 4.3 CHG\_CTL0 (12V charging undervoltage loop voltage control register)

| Bit(s) | Name       | Description                                                                                                                  | R/W | RESET |
|--------|------------|------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7:3    |            | Reserved                                                                                                                     | R/W | XX    |
| 2:0    | 12V_Uvloop | Charge 12V undervoltage loop voltage 000: 10.7V 001: 10.9V 010: 11.3V 011: 11.4V 100: 11.5V 101: 11.6V 110: 11.7V 111: 11.8V | R/W | 011   |



# 4.4 CHG\_CTL1 (9V charging undervoltage loop voltage control register)

I2C address 0xE8, Register address: 0x0C

| Bit(s) | Name       | Description                                                                                                                           | R/W | RESET |
|--------|------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7:6    |            | Reserved                                                                                                                              | R/W | XX    |
| 5:3    | 9V_ Uvloop | Charge 9V undervoltage loop voltage<br>000: 7.98V<br>001: 8.13V<br>010: 8.43V<br>011: 8.50V<br>100: 8.58V<br>101: 8.65V<br>110: 8.73V | R/W | 100   |
|        |            | 111: 8.80V                                                                                                                            | ^   |       |
| 2:0    |            | Reserved                                                                                                                              | R/W | XX    |

## 4.5 CHG\_CTL2 (5V charging undervoltage loop voltage control register)

I2C address 0xE8. Register address: 0x0D

|        | ss uxeo, Register add |                                                                                                                                                    |     |       |
|--------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| Bit(s) | Name                  | Description                                                                                                                                        | R/W | RESET |
| 7:6    |                       | Reserved                                                                                                                                           | R/W | XX    |
| 5:3    | Ppath_ Uvloop         | Charge and discharge loop voltage 000: 4.46V 001: 4.54V 010: 4.7V 011: 4.75V 100: 4.79V 101: 4.83V 110: 4.88V 111: 4.92V                           | R/W | 111   |
| 2:0    | 5V_ Uvloop            | Charge 5V undervoltage loop voltage<br>000: 4.46V<br>001: 4.54V<br>010: 4.7V<br>011: 4.75V<br>100: 4.79V<br>101: 4.83V<br>110: 4.88V<br>111: 4.92V | R/W | 001   |

## 4.6 SYS\_CTL2 (Light load shutdown control register)

| Bit(s)      | Name           | Description                                                   | R/W | RESET |
|-------------|----------------|---------------------------------------------------------------|-----|-------|
| 7:5         |                | Reserved                                                      | R/W | XX    |
| 4           | Wled_Act       | Button switch lighting mode selection                         | R/W | 0     |
|             | 1.7            | 0: Long press 2S                                              |     |       |
|             |                | 1: Tap twice in a row                                         |     |       |
| 3           | Lowcur_Off_Act | Exit Normally on N hours button mode selection                | R/W | 0     |
|             |                | 0: Short press                                                |     |       |
|             |                | 1: Same way to enter normal N hours                           |     |       |
| 2           | Lowcur_On_Act  | Enter normally open N hours key mode selection                | R/W | 0     |
| <b>&gt;</b> |                | 0: Tap twice in a row                                         | -   |       |
| •           |                | 1: Long press 2S                                              |     |       |
| 1           | Dsb_Ahort      | Whether to disable the short press function by pressing twice | R/W | 1     |
|             |                | 0: Short press is not shielded                                |     |       |
|             |                | 1: Mask short press                                           |     |       |
| 0           |                | Reserved                                                      | R/W | X     |



# 4.7 VOUT1\_CTL0 (VOUT1 Control register)

I2C address 0xE8, Register address: 0x10

| Bit(s) | Name          | Description                                                                          | R/W | RESET |
|--------|---------------|--------------------------------------------------------------------------------------|-----|-------|
| 7:4    |               | Reserved                                                                             | R/W | XX    |
| 3      | En_Vout1_Dcp  | The common 5V DCP function of port VOUT1 is enabled 1: enable 0: disable             | R/W | 1     |
| 2      | En_ Vout1_qc  | The VOUT1 port fast charge function is enabled 1: enable 0: disable                  | R/W | 1     |
| 1      | En_ Vout1_det | VOUT1 Load detection enabled (does not control DM DP detection) 1: enable 0: disable | R/W |       |
| 0      | En_ Vout1_mos | VOUT1 MOS output channel is enabled 1: enable 0: disable                             | R/W | 1     |

## 4.8 VOUT1\_CTL1 (VOUT1 Control register)

I2C address 0xE8, Register address: 0x13

| Bit(s) | Name                 | Description                                                              | R/W | RESET |
|--------|----------------------|--------------------------------------------------------------------------|-----|-------|
| 7:4    |                      | Reserved                                                                 | R/W | XX    |
| 3:2    | Set_ Vout1_llow_Time | VOUT1 port Light load shutdown time setting 00: 2S 01: 4S 10: 8S 11: 16S | R/W | 11    |
| 1      | En_ Vout1_Vhgilow    | Charging Status Light Load off VOUT1 is enabled 1: enable 0: disable     | R/W | 1     |
| 0      | En_ Vout1_ Chgilow   | Discharge status Light load off VOUT1 is enabled 1: enable 0: disable    | R/W | 1     |

# 4.9 VOUT1\_CTL2 (VOUT1 Control register)

I2C address 0xE8, Register address; 0x1C

| Bit(s) | Name              | Description                                                     | R/W | RESET |
|--------|-------------------|-----------------------------------------------------------------|-----|-------|
| 7:1    |                   | Reserved                                                        | R/W | XX    |
| 0      | En_Vout1_DmDp_Det | VOUT1 port DM DP load detection is enabled 1: enable 0: disable | R/W | 1     |

## 4.10 VOUT2 CTL0 (VOUT2 Control register)

| Bit(s) | Name          | Description                                          | R/W | RESET |
|--------|---------------|------------------------------------------------------|-----|-------|
| 7:4    |               | Reserved                                             | R/W | XX    |
| 3      | En_Vout2_Dcp  | The VOUT2 port common 5V DCP is enabled              | R/W | 1     |
|        | <b>Y</b>      | 1: enable                                            |     |       |
|        | /             | 0: disable                                           |     |       |
| 2      | En_ Vout2_qc  | The VOUT2 port fast charge function is enabled       | R/W | 1     |
|        |               | 1: enable                                            |     |       |
|        |               | 0: disable                                           |     |       |
| 1      | En_ Vout2_det | VOUT2 Load detection enabled (does not control DM DP | R/W | 1     |
|        |               | detection)                                           |     |       |
|        |               | 1: enable                                            |     |       |
|        |               | 0: disable                                           |     |       |
| 0      | En_ Vout2_mos | VOUT2 MOS output channel is enabled                  | R/W | 1     |
|        |               | 1: enable                                            |     |       |
|        |               | 0: disable                                           |     |       |



# 4.11 VOUT2\_CTL1 (VOUT2 Control register)

I2C address 0xE8, Register address: 0x17

| Bit(s) | Name                 | Description                                                              | R/W | RESET    |
|--------|----------------------|--------------------------------------------------------------------------|-----|----------|
| 7:4    |                      | Reserved                                                                 | R/W | XX       |
| 3:2    | Set_ Vout2_llow_Time | VOUT2 port Light load shutdown time setting 00: 2S 01: 4S 10: 8S 11: 16S | R/W | 11       |
| 1      | En_ Vout2_Chgilow    | Charging Status Light Load off VOUT2 is enabled  1: enable  0: disable   | R/W | 1        |
| 0      | En_ Vout2_ Chgilow   | Discharge status Light load off VOUT2 is enabled  1: enable  0: disable  | R/W | <b>1</b> |

#### 4.12 VOUT2\_CTL2 (VOUT2 Control register)

I2C address 0xE8, Register address: 0x1D

| Bit(s) | Name              | Description                                                     | R/W | RESET |
|--------|-------------------|-----------------------------------------------------------------|-----|-------|
| 7:1    |                   | Reserved                                                        | R/W | XX    |
| 0      | En_Vout2_DmDp_Det | VOUT2 port DM DP load detection is enabled 1: enable 0: disable | 1   | 1     |

# 4.13 VBUS\_CTL0 (VBUS Control register)

I2C address 0xE8, Register address: 0x18

| Bit(s) | Name          | Description                                                        | R/W | RESET |
|--------|---------------|--------------------------------------------------------------------|-----|-------|
| 7:4    |               | Reserved                                                           | R/W | XX    |
| 3      | En_Vbus_Dcp   | The VBUS port common 5V DCP is enabled 1: enable 0: disable        | R/W | 1     |
| 2      | En_ Vbus _Qc  | The VBUS port fast charge function is enabled 1: enable 0: disable | R/W | 1     |
| 1      |               | Reserved                                                           | R/W | Х     |
| 0      | En_ Vbus _Mos | VBUS MOS output channel is enabled 1: enable 0: disable            | R   | 1     |

## 4.14 VBUS\_CTL1 (VBUS Control register)

| Bit(s) | Name               | Description                                                             | R/W | RESET |
|--------|--------------------|-------------------------------------------------------------------------|-----|-------|
| 7:4    |                    | Reserved                                                                | R/W | XX    |
| 3:2    | Set_Vbus_llow_Time | VBUS port Light load shutdown time setting 00: 2S 01: 4S 10: 8S 11: 16S | R/W | 11    |
| 1      | En_ Vbus _Chgilow  | Charging Status Light Load off VBUS is enabled  1: enable  0: disable   | R/W | 1     |
| 0      | En_ Vbus _ Chgilow | Discharge status Light load off VBUS is enabled  1: enable  0: disable  | R/W | 1     |



# 4.15 VBUS\_CTL2 (VBUS Control register)

I2C address 0xE8, Register address: 0x1E

| Bit(s) | Name             | Description                               | R/W | RESET |
|--------|------------------|-------------------------------------------|-----|-------|
| 7:1    |                  | Reserved                                  | R/W | XX    |
| 0      | En_Vbus_DmDp_Det | VBUS port DM DP load detection is enabled | R/W | 1     |
|        |                  | 1: enable                                 |     |       |
|        |                  | 0: disable                                |     |       |

#### 4.16 CHG \_CTL1 (Charging timeout control register)

I2C address 0xE8, Register address: 0x21

| Bit(s) | Name         | Description                                                                                                    | R/W   | RESET        |
|--------|--------------|----------------------------------------------------------------------------------------------------------------|-------|--------------|
| 7:5    |              | Reserved                                                                                                       | R/W 🔨 | XX           |
| 4:2    | Set_chg_time | Charge timeout setting 0: disable 1: 12hours 2: 18hours 3: 24hours 4: 30hours 5: 36hours 6: 42hours 7: 48hours | R/W   | <b>Y</b> 100 |
| 1:0    |              | Reserved                                                                                                       | R/W   | XX           |

#### 4.17 CHG \_CTL2 (Charging timeout control register)

I2C address 0xE8. Register address: 0x22

| Bit(s) | Name        | Description                    | R/W | RESET |
|--------|-------------|--------------------------------|-----|-------|
| 7      |             | Reserved                       | R/W | Х     |
| 6:4    | Set_cv_time | Charge CV Timeout Setting      | R/W | 011   |
|        |             | 0: disable                     |     |       |
|        |             | 1: 2hours                      |     |       |
|        |             | 2: 3hours                      |     |       |
|        |             | 3: 4hours                      |     |       |
|        |             | 4: 5hours                      |     |       |
|        |             | 5: 6hours 🙏                    |     |       |
|        |             | 6: 7hours                      |     |       |
|        |             | 7: 8hours                      |     |       |
| 3:1    | Set_tk_time | Charge Trickle timeout setting | R/W | 001   |
|        |             | 0: disable                     |     |       |
|        |             | 1: 2hours                      |     |       |
|        |             | 2: 3hours                      |     |       |
|        |             | 3: 4hours                      |     |       |
|        |             | 4: 5hours                      |     |       |
|        |             | 5: 6hours                      |     |       |
|        |             | 6: 7hours                      |     |       |
|        |             | 7: 8hours                      |     |       |
| 0      |             | Reserved                       | R/W | X     |

# 4.18 PPATH\_CTL0 (Charging and discharging simultaneously control register)

| Bit(s) | Name          | Description                                                                     | R/W | RESET |
|--------|---------------|---------------------------------------------------------------------------------|-----|-------|
| 7:5    |               | Reserved                                                                        | R/W | XX    |
| 5      | En_Ppath_Vbus | VBUS input 5V Simultaneous charge and discharge Enables 5V 1: enable 0: disable | R/W | 1     |
| 4:0    |               | Reserved                                                                        | R/W | XX    |



#### 4.19 PPATH CTL1

I2C address 0xE8, Register address: 0xF5

| Bit(s) | Name         | Description                                                                    | R/W | RESET |
|--------|--------------|--------------------------------------------------------------------------------|-----|-------|
| 7      |              | Reserved                                                                       | R/W | XX    |
| 6      | En_Ppath_VIN | VIN input 5V Simultaneous charge and discharge Enables 5V 1: enable 0: disable | R/W | 1     |
| 5:0    |              | Reserved                                                                       | R/W | XX    |

#### 4.20 SYS\_ CTL3(Input fast charge and MOS control register)

I2C address 0xE8, Register address: 0x25

| Bit(s) | Name           | Description                           |                                       | R/W ^ | RESET |
|--------|----------------|---------------------------------------|---------------------------------------|-------|-------|
| 7:4    |                | Reserved                              |                                       | R/W   | XX    |
| 3      | En_Vbus_Sinkqc | The VBUS input fast charge is enabled |                                       | R/W   | 1     |
|        |                | 1: enable                             |                                       |       |       |
|        |                | 0: disable                            |                                       |       |       |
| 2      | En_Vin_Sinkqc  | The VIN input fast charge is enabled  |                                       | R/W   | 1     |
|        |                | 1: enable                             |                                       |       |       |
|        |                | 0: disable                            |                                       |       |       |
| 1:0    |                | Reserved                              | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | R/W   | XX    |

# 4.21 CHG\_CTL3 (Charge and discharge the current control register simultaneously)

I2C address 0xE8, Register address: 0x26

| Bit(s) | Name           | Description                                                                                                                                                                                        | R/W | RESET |
|--------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7      |                | Reserved                                                                                                                                                                                           | R/W | XX    |
| 6:0    | Chg_Iset_Ppath | Both charge and discharge input current Settings I=25mA*N The calibration value is about 0.5A, if you need to adjust, you can increase or decrease the corresponding gear on the calibration value | R/W | XX    |

# 4.22 CHG\_ CTL4 (VIN 12V charge current control register)

I2C address 0xE8, Register address: 0x27

| Bit(s) | Name            | Description                                                                                                                                       | R/W | RESET |
|--------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7      |                 | Reserved                                                                                                                                          | R/W | XX    |
| 6:0    | Chg_Iset_Vin12V | VIN 12V input current Settings                                                                                                                    | R/W | XX    |
|        |                 | I=25mA*N The calibration value is about 1.5A, if you need to adjust, you can increase or decrease the corresponding gear on the calibration value |     |       |

# 4.23 CHG\_CTL5 (VIN 5V charge current control register)

| Bit(s) Name        | Description                                                                                                                                                                   | R/W | RESET |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7                  | Reserved                                                                                                                                                                      | R/W | XX    |
| 6:0 Chg_Iset_Vin5v | VIN 5V input current Settings I=25mA*N The calibration value is about 2A, if you need to adjust, you can increase or decrease the corresponding gear on the calibration value | R/W | XX    |



#### 4.24 CHG\_ CTL6 (VBUS 5V charge current control register)

I2C address 0xE8, Register address: 0x29

| Bit(s) | Name            | Description                                                                                                                                                                      | R/W | RESET |
|--------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7      |                 | The same charge and discharge is enabled with the same charge and discharge current (0x26) as the input current 1: enable 0: disable                                             | R/W | 1     |
| 6:0    | Chg_lset_Vbus5v | VBUS 5V input current Settings I=25mA*N The calibration value is about 2.5A, if you need to adjust, you can increase or decrease the corresponding gear on the calibration value | R/W | XX    |

## 4.25 CHG\_ CTL7 (VIN 9V charge current control register)

I2C address 0xE8, Register address: 0x2B

| 120 dadi 000 0x20, 1 toglotor dadi 000. 0x25 |                |                                                                                                                                                                               |     |       |
|----------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| Bit(s)                                       | Name           | Description                                                                                                                                                                   | R/W | RESET |
| 7                                            |                | After full input fast charge whether to request return 5V 0: Do not return to 5V and maintain the input fast charge 1: Return 5V to charge                                    | R/W | 0     |
| 6:0                                          | Chg_Iset_Vin9v | VIN 9V input current Settings I=25mA*N The calibration value is about 2A, if you need to adjust, you can increase or decrease the corresponding gear on the calibration value | R/W | XX    |

#### 4.26 CHG\_ CTL8 (VBUS 12V charge current control register)

I2C address 0xE8, Register address: 0x6E

| Bit(s) | Name             | Description                                                                                                                                                                       | R/W | RESET |
|--------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7      |                  | Reserved                                                                                                                                                                          | R/W | XX    |
| 6:0    | Chg_lset_Vbus12v | VBUS 12V input current Settings I=25mA*N The calibration value is about 1.5A, if you need to adjust, you can increase or decrease the corresponding gear on the calibration value | R/W | XX    |

# 4.27 CHG\_ CTL9 (VBUS 9V charge current control register)

I2C address 0xE8, Register address: 0x6F

| Bit(s) | Name            | Description                                                                                                                                     | R/W | RESET |
|--------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7      |                 | Reserved                                                                                                                                        | R/W | XX    |
| 6:0    | Chg_lset_Vbus9v | VBUS 9V input current Settings                                                                                                                  | R/W | XX    |
|        |                 | I=25mA*N The calibration value is about 2A, if you need to adjust, you can increase or decrease the corresponding gear on the calibration value |     |       |

# 4.28 SYS\_CTL4 (Key off)

| Bit(s) | Name       | Description                                                                                                                                                                                                                              | R/W | RESET |
|--------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7:3    |            | Reserved                                                                                                                                                                                                                                 | R/W | XX    |
| 2      | En_Long_Wk | Press and hold the 2S button to wake up the enabler 1: enable 0: disable                                                                                                                                                                 | R/W | 0     |
| 1:0    | Set_Key    | Press the button to select the shutdown mode 00: Disable The shutdown button Enables the shutdown function 01: Press the button for a short time to shut down 10: Press twice to power off 11: Press and hold the 2S button to shut down | R/W | 10    |



# 4.29 SYS\_CTL5 (The VSET detection function is enabled after N hours of normal operation)

I2C address 0xE8, Register address: 0x33

| Bit(s) | Name            | Description                                                 | R/W  | RESET |
|--------|-----------------|-------------------------------------------------------------|------|-------|
| 7:6    | Set_Lowcur_Time | Normally open N hours Time setting                          | R/W  | 00    |
|        |                 | 00: 2H                                                      |      |       |
|        |                 | 01: 4H                                                      |      |       |
|        |                 | 10: 6H                                                      |      |       |
|        |                 | 11: 8H                                                      |      |       |
| 5      | En_Lowcur       | Enabled after N hours                                       | R/W  | 0     |
|        |                 | 1: enable                                                   |      |       |
|        |                 | 0: disable                                                  |      |       |
| 4      | En_Vset_Det     | The battery voltage VSET is enabled                         | R/W_ | 1     |
|        |                 | 1: VSET detection sets the full voltage of the battery cell |      | 7     |
|        |                 | 0: Register sets the full voltage                           |      |       |
| 3:0    |                 | Reserved                                                    | R/W  | XX    |
| 1      |                 |                                                             |      | ĺ     |

## 4.30 POW\_LOW(Light load shutdown power setting register)

I2C address 0xE8, Register address: 0x44

| Bit(s) | Name        | Description                                                                                                                        | R/W | RESET |
|--------|-------------|------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7:6    |             | Reserved                                                                                                                           | R/W | XX    |
| 5:0    | Set_Pow_low | Isys Light load shutdown output power threshold setting POW_LOW=17.7*N mw The default is light load shutdown based on ISYS current | R/W | XX    |

#### 4.31 ISYS\_LOW(Light load shutdown current setting register)

I2C address 0xE8, Register address: 0x45

| Bit(s) | Name         | Description                                                                               | R/W | RESET |
|--------|--------------|-------------------------------------------------------------------------------------------|-----|-------|
| 7:6    |              | Reserved                                                                                  | R/W | XX    |
| 5:0    | Set_isys_low | Isys Light load shutdown ADC output current threshold Settings Settings ISYS LOW=5.4*N mA | R/W | XX    |

# 4.32 VOUT1\_ IMOSLOW(VOUT1 port light load current setting register)

I2C address 0xE8, Register address: 0x49

| Bit(s) | Name              | Description                                              | R/W | RESET |
|--------|-------------------|----------------------------------------------------------|-----|-------|
| 7:0    | Set_vout1_imoslow | VOUT1 port output current Light load off The MOS current | R/W | XX    |
|        |                   | threshold is set                                         |     |       |
|        |                   | IMOS_LOW=2.68*N mA                                       |     |       |

# 4.33 VOUT2 IMOSLOW(VOUT2 port light load current setting register)

| Bit(s) Name           | Description                                              | R/W | RESET |
|-----------------------|----------------------------------------------------------|-----|-------|
| 7:0 Set_vout2_imoslow | VOUT2 port output current Light load off The MOS current | R/W | XX    |
|                       | threshold is set                                         |     |       |
|                       | IMOS_LOW=2.68*N mA                                       |     |       |



#### 4.34 VBUS\_ IMOSLOW(VBUS port light load current setting register)

I2C address 0xE8, Register address: 0x4B

| Bit(s) | Name             | Description                                             | R/W | RESET |
|--------|------------------|---------------------------------------------------------|-----|-------|
| 7:0    | Set_vbus_imoslow | VBUS port output current Light load off The MOS current | R/W | XX    |
|        |                  | threshold is set                                        |     |       |
|        |                  | IMOS_LOW=2.68*N mA                                      |     |       |

#### 4.35 FCAP(Coulometer capacity setting register)

I2C address 0xE8, Register address: 0x4C

| Bit(s) | Name | Description                                                                                                                                           | R/W | RESET    |
|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|
| 7:0    | FCAP | Set the total capacity of the coulometer FCAP=385*N mAH IP5356 LED CL This model is set by the LED5 PIN external                                      | R/W | XX       |
|        |      | pull-down resistor by default, if you need to set the register, you need to switch the capacity setting to the internal register setting (0x78 bit7). | ()  | <b>y</b> |

## 4.36 MFP\_ CTL0(LED4/LED5 Function selection)

I2C address 0xE8, Register address: 0x65

| Bit(s) | Name | Description                                        | R/W | RESET |
|--------|------|----------------------------------------------------|-----|-------|
| 7:4    |      | Reserved                                           | R/W | XX    |
| 3:2    | LED5 | LED5 GPIO Function selection 00: LED5 01: LED5_ADC | R/W | 01    |
| 1:0    | LED4 | LED4 GPIO Function selection 00: LED4 01: LED4_ADC | R/W | 00    |

#### 4.37 MFP\_ CTL1(LED6 Function selection)

I2C address 0xE8. Register address: 0x66

| Bit(s) | Name | Description                                                                                                                        | R/W | RESET |
|--------|------|------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7      |      | Reserved                                                                                                                           | R/W | XX    |
| 6:4    | LED6 | LED6 GPIO Function selection 000: LED6 001: Fast charge lamp 100: LED6_ADC 101: Apple decode function, also turn on the enable bit | R/W | 101   |
| 3:0    |      | Reserved                                                                                                                           | R/W | XX    |

## 4.38 EN\_FCAP(External capacity enable register)

I2C address 0xE8. Register address: 0x78

| Bit(s) | Name       | Description                                                                                                    | R/W | RESET |
|--------|------------|----------------------------------------------------------------------------------------------------------------|-----|-------|
| 7      | En_Fcap    | FCAP External capacity enable register                                                                         | R/W | 1     |
|        | <b>)</b> ' | 1: Use an external resistor to set the cell capacity     0: Use the internal register to set the cell capacity |     |       |
| 6:0    |            | Reserved                                                                                                       | R/W | XX    |

## 4.39 NTC\_ CTL0 (NTC Current selection)

| Bit(s) | Name         | Description                                                                                                                                   | R/W | RESET |
|--------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7: 6   |              | Reserved                                                                                                                                      | R/W | XX    |
| 5:4    | NTC_20uA_Sel | NTC PIN Current control selection 00: Internal state machine automatic control 01: Internal state machine automatic control 10: 80uA 11: 20uA | R/W | 00    |
| 3:0    |              | Reserved                                                                                                                                      | R/W | XX    |



## 4.40 NTC\_ CTL1 (NTC Control register)

I2C address 0xE8, Register address: 0xFD

| Bit(s) | Name        | Description                                                                                            | R/W | RESET |
|--------|-------------|--------------------------------------------------------------------------------------------------------|-----|-------|
| 7      | En_chg_ml   | Charging NTC mid-low temperature (about 5 ° C) charging current halved 1: enable 0: disable            | R/W | 0     |
| 6      | En_chg_mh   | The charging current at high temperature (about 41 ° C) in NTC is reduced by half 1: enable 0: disable | R/W | 0     |
| 5      | En_boost_lt | Discharge NTC low temperature (about -20°C) disables boost 1: enable 0: disable                        | R/W |       |
| 4      | En_boost_ht | Discharge NTC at high temperature (about 61 ° C) to turn off boost 1: enable 0: disable                | R/W | 1     |
| 3      | En_chg_lt   | Charging NTC low temperature (about 0 ℃) Turn off boost enable 1: enable 0: disable                    | R/W | 1     |
| 2      | En_chg_ht   | Charging NTC high temperature off (about 46 ° C) boost enable 1: enable 0: disable                     | R/W | 1     |
| 11     |             | Reserved                                                                                               | R/W | X     |
| 0      | En_ntc      | NTC Function 1: enable 0 disable                                                                       | R/W | 1     |

## 4.41 SINK\_QC\_EN (The charge input fast charge function is enabled)

I2C address 0xE8, Register address: 0x81

| Bit(s) | Name         | Description                                               | R/W | RESET |
|--------|--------------|-----------------------------------------------------------|-----|-------|
| 7      | Set_qc_maxv  | Input DM DP Fast charge request maximum voltage selection | R/W | 1     |
|        |              | 1: 12V                                                    |     |       |
|        |              | 0:9V                                                      |     |       |
| 6:5    |              | Reserved                                                  | R/W | X     |
| 4      | En_sink_sfcp | Sink SFCP                                                 | R/W | 1     |
| ·      |              | 1: enable                                                 |     | -     |
|        |              | 0: disable                                                |     |       |
| 3      | En_sink_afc  | Sink AFC                                                  | R/W | 1     |
|        |              | 1: enable                                                 |     |       |
|        |              | 0: disable                                                |     |       |
| 2      | En_sink_fcp  | Sink FCP                                                  | R/W | 1     |
|        |              | 1: enable                                                 |     |       |
|        |              | 0: disable                                                |     |       |
| 1 🔏    | En_sink_qc   | Sink Enter the fast charge function                       | R/W | 1     |
|        |              | 1: enable                                                 |     |       |
|        |              | 0: disable                                                |     |       |
| 0      | /            | Reserved                                                  | R/W | Х     |

## 4.42 SYS\_CTL5 (Line complement enable register)

| Bit(s) | Name          | Description                                     | R/W | RESET |
|--------|---------------|-------------------------------------------------|-----|-------|
| 7:2    |               | Reserved                                        | R/W | XX    |
| 1      | Set_dcp_apple | DCP Apple mode selection 1: 2.4A 0: 2.1A        | R/W | 1     |
| 0      | En_Lc         | Line complement is enabled 1: enable 0: disable | R/W | 1     |

#### 4.43 SRC\_QC\_EN (The output fast charge function is enabled)

I2C address 0xE8, Register address: 0x85

| Bit(s) | Name             | Description    | R/W               | RESET |
|--------|------------------|----------------|-------------------|-------|
| 7      | En_src_sfcp      | SRC SFCP       | R/W               | 1     |
|        | ·                | 1: enable      |                   |       |
|        |                  | 0: disable     |                   |       |
| 6      |                  | Reserved       | R/W               | Х     |
| 5      | En_src_scp       | SRC SCP        | R/W               | 1     |
|        | ·                | 1: enable      |                   |       |
|        |                  | 0: disable     |                   | ~( )  |
| 4      | En_src_fcp       | SRC FCP        | R/W 🔥             | 1     |
|        | ·                | 1: enable      |                   |       |
|        |                  | 0: disable     | $\rightarrow$ ( ) | 7     |
| 3      | En_src_afc       | SRC AFC        | R/W               | 1     |
|        |                  | 1: enable      |                   |       |
|        |                  | 0: disable     |                   |       |
| 2      | En_src_qc3.0     | SRC QC3.0      | R/W               | 1     |
|        |                  | 1: enable      |                   |       |
|        |                  | 0: disable     |                   |       |
| 1      | En_src_qc2.0     | SRC QC2.0      | R/W               | 1     |
|        |                  | 1: enable      |                   |       |
|        |                  | 0: disable     |                   |       |
| 0      | En_src_dcp_apple | SRC Apple mode | R/W               | 1     |
|        |                  | 1: enable      |                   |       |
|        |                  | 0: disable     |                   |       |

# 4.44 SRC\_QC\_EN2 (The output fast charge function is enabled)

I2C address 0xE8, Register address: 0x86

| Bit(s) | Name        | Description                                                                                                        | R/W | RESET |
|--------|-------------|--------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7:6    | Src_at_same | Select the output DCP mode in the co-charge and co-discharge state 11: Short circuit 10: Float in the air 0X: Auto | R/W | 11    |
| 5:0    |             | Reserved                                                                                                           | R/W | XX    |

## 4.45 BST\_VSET (Output voltage setting register)

I2C address 0xE8, Register address: 0xAA

| Bit(s) | Name       | Description                                                                                                                            | R/W | RESET |
|--------|------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7:3    |            | Réserved                                                                                                                               | R/W | XX    |
| 2      | BST_VSET_R | BOOST Output voltage control mode selection  1: Set using the register TRSEL_REG value  0: Automatically controlled by hardware status | R/W | 0     |
| 1:0    | TRSEL_REG  | TRSEL_REG[9:8] BOOST_VSET=3.2V+10Mv* TRSEL_REG[9:0] The maximum output voltage does not exceed 12V                                     | R/W | XX    |

## 4.46 BST\_VSET (Output voltage setting register)

I2C address 0xE8, Register address: 0xAB

| Bit(s) | Name      | Description                                    | R/W | RESET |
|--------|-----------|------------------------------------------------|-----|-------|
| 7:0    | TRSEL_REG | TRSEL_REG[7:0]                                 | R/W | XX    |
|        |           | BOOST_VSET=3.2V+10Mv* TRSEL_REG[9:0]           |     |       |
|        |           | The maximum output voltage does not exceed 12V |     |       |

### 4.47 BST\_5V (Output voltage setting register)

| Bit(s) | Name | Description | R/W | RESET |
|--------|------|-------------|-----|-------|
| 7:4    |      | Reserved    | R/W | XX    |



| 3:0 | TRSEL_REG | 5V gear output voltage setting                                    | R/W | XX |
|-----|-----------|-------------------------------------------------------------------|-----|----|
|     |           | 4.6V+0.1*N                                                        |     |    |
|     |           | The output is calibrated to 5V at the factory, and if it needs to |     |    |
|     |           | be adjusted, the corresponding gear can be increased and          |     |    |
|     |           | decreased in the register of the default value                    |     |    |

#### 4.48 BST\_12V\_9V (Output voltage setting register)

I2C address 0xE8, Register address: 0xAE

| Bit(s) | Name      | Description                                                        | R/W | RESET    |
|--------|-----------|--------------------------------------------------------------------|-----|----------|
| 7:4    | TRSEL_REG | 12V gear output voltage setting                                    | R/W | XX       |
|        |           | 11.2V+0.1*N                                                        |     |          |
|        |           | The output is calibrated to 12V at the factory, and if it needs to |     |          |
|        |           | be adjusted, the corresponding gear can be increased and           |     | <b>Y</b> |
|        |           | decreased in the register of the default value                     |     |          |
| 3:0    | TRSEL_REG | 9V gear output voltage setting                                     | R/W | XX       |
|        |           | 8.2V+0.1*N                                                         |     |          |
|        |           | The output is calibrated to 9V at the factory, and if it needs to  |     |          |
|        |           | be adjusted, the corresponding gear can be increased and.          |     |          |
|        |           | decreased in the register of the default value                     |     |          |

## 4.49 VOUT1\_5V (5V Output current setting register)

I2C address 0xE8, Register address: 0xB1

| Bit(s) | Name      | Description                                                                                                                                                                        | R/W | RESET |
|--------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7      |           | Reserved                                                                                                                                                                           | R/W | XX    |
| 6:0    | TRSEL_REG | 50mA*N The output is calibrated to 3.3A at the factory, and the corresponding gear can be increased and decreased in the register of the default value when adjustment is required | R/W | XX    |

#### 4.50 VOUT1\_9V (9V Output current setting register)

I2C address 0xE8, Register address: 0xB3

| Bit(s) | Name      | Description                                               | R/W | RESET |
|--------|-----------|-----------------------------------------------------------|-----|-------|
| 7      |           | Reserved                                                  | R/W | XX    |
| 6:0    | TRSEL_REG | 50mA*N                                                    | R/W | XX    |
|        |           | The output is calibrated to 2.3A at the factory, and the  |     |       |
|        |           | corresponding gear can be increased and decreased in the  |     |       |
|        |           | register of the default value when adjustment is required |     |       |

# 4.51 VOUT1\_12V (12V Output current setting register)

I2C address 0xE8, Register address: 0xB4

| 120 addition | 20 dddress oxed, register dddress. oxed |                                                                                                                                                                                    |     |       |  |
|--------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--|
| Bit(s)       | Name                                    | Description                                                                                                                                                                        | R/W | RESET |  |
| 7            |                                         | Reserved                                                                                                                                                                           | R/W | XX    |  |
| 6:0          | TRSEL_REG                               | 50mA*N The output is calibrated to 1.7A at the factory, and the corresponding gear can be increased and decreased in the register of the default value when adjustment is required | R/W | XX    |  |

## 4.52 **VOUT2\_5V** (5V Output current setting register)

I2C address 0xE8, Register address: 0xB5

| Bit(s) | Name      | Description                                                                                                                                                                        | R/W | RESET |
|--------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7      |           | Reserved                                                                                                                                                                           | R/W | XX    |
| 6:0    | TRSEL_REG | 50mA*N The output is calibrated to 3.3A at the factory, and the corresponding gear can be increased and decreased in the register of the default value when adjustment is required | R/W | XX    |

## 4.53 VOUT2\_9V (9V Output current setting register)



| Bit(s) | Name      | Description                                                                                                               | R/W | RESET |
|--------|-----------|---------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7      |           | Reserved                                                                                                                  | R/W | XX    |
| 6:0    | TRSEL_REG | 50mA*N  The output is calibrated to 2.3A at the factory, and the corresponding gear can be increased and decreased in the | R/W | XX    |
|        |           | register of the default value when adjustment is required                                                                 |     |       |

#### 4.54 VOUT2\_12V (12V Output current setting register)

I2C address 0xE8, Register address: 0xB8

| Bit(s) | Name      | Description                                                                                                                                                                         | R/W | RESET |
|--------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7      |           | Reserved                                                                                                                                                                            | R/W | XX    |
| 6:0    | TRSEL_REG | 50mA*N  The output is calibrated to 1.7A at the factory, and the corresponding gear can be increased and decreased in the register of the default value when adjustment is required |     | XX    |

## 4.55 VBUS\_5V (5V Output current setting register)

I2C address 0xE8, Register address: 0xB9

| Bit(s) | Name      | Description                                                                                                                                                                        | R/W | RESET |
|--------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7      |           | Reserved                                                                                                                                                                           | R/W | XX    |
| 6:0    | TRSEL_REG | 50mA*N The output is calibrated to 3.3A at the factory, and the corresponding gear can be increased and decreased in the register of the default value when adjustment is required | R/W | XX    |

## 4.56 VBUS \_9V (9V Output current setting register)

I2C address 0xE8, Register address: 0xBB

| Bit(s) | Name      | Description                                               | R/W | RESET |
|--------|-----------|-----------------------------------------------------------|-----|-------|
| 7      |           | Reserved                                                  | R/W | XX    |
| 6:0    | TRSEL_REG | 50mA*N                                                    | R/W | XX    |
|        |           | The output is calibrated to 2.3A at the factory, and the  |     |       |
|        |           | corresponding gear can be increased and decreased in the  |     |       |
|        |           | register of the default value when adjustment is required |     |       |

## 4.57 VBUS \_12V (12V Output current setting register)

I2C address 0xE8, Register address: 0xBC

| Bit(s) | Name /    | Description                                                                                                       | R/W | RESET |
|--------|-----------|-------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7      | . (       | Reserved                                                                                                          | R/W | XX    |
| 6:0    | TRSEL_REG | 50mA*N                                                                                                            | R/W | XX    |
|        | 00        | The output is calibrated to 1.7A at the factory, and the corresponding gear can be increased and decreased in the |     |       |
|        |           | register of the default value when adjustment is required                                                         |     |       |

## 4.58 TYPEC\_CTL0 (PD Control register)

I2C address 0xE8, Register address: 0xD1

| Bit(s) | Name        | Description                                     | R/W | RESET |
|--------|-------------|-------------------------------------------------|-----|-------|
| 7:6    |             | Reserved                                        | R/W | XX    |
| 5:4    | CC_MODE_SEL | TYPEC CC Mode selection 00: UFP 01: DFP 11: DRP | R/W | 11    |
| 3:0    |             | Reserved                                        | R/W | XX    |

#### 4.59 TYPEC \_CTL1 (PD Control register)

| Bit(s) | Name | Description | R/W | RESET |
|--------|------|-------------|-----|-------|
| 7      |      | Reserved    | R/W | XX    |



| 6:5 | PD_SINK_VMAX | PD SINK Charging input maximum voltage setting | R/W | 10 |
|-----|--------------|------------------------------------------------|-----|----|
|     |              | 00: 5V                                         |     |    |
|     |              | 01: 9V                                         |     |    |
|     |              | 10: 12V                                        |     |    |
| 4:0 |              | Reserved                                       | R/W | XX |

#### 4.60 VIN\_VBUS\_OV (Charge input overvoltage register)

I2C address 0xEA. Register address: 0x01

| Bit(s) | Name    | Description                                                                  | R/W     | RESET |
|--------|---------|------------------------------------------------------------------------------|---------|-------|
| 7:6    | VBUS_OV | VBUS Enter the overvoltage Settings 00: 6V 01: 10V 10: 14.5V                 | R/W     | 10    |
| 5:4    | VIN_OV  | 11: 16V  VIN Enter the overvoltage Settings 00: 6V 01: 10V 10: 14.5V 11: 16V | <br>R/W | 10    |
| 3:0    |         | Reserved                                                                     | R/W     | XX    |

#### 4.61 BATLOW (Analog cell low shutdown voltage)

I2C address 0xEA, Register address: 0x03

| Bit(s) | Name         | Description                                                                                                              | R/W | RESET |
|--------|--------------|--------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 7:1    |              | Reserved                                                                                                                 | R/W | XX    |
| 0      | BATLOW_SET_A | Analog BATLOW voltage setting (falling edge protection voltage - rising edge recovery voltage) 0: 2.9V-3.0V 1: 3.0V-3.1V | R/W | 1     |

#### 4.62 GPIO\_20UA\_EN (GPIO Current output enable register)

I2C address 0xEA, Register address: 0x19

| Bit(s) | Name         | Description                 | R/W | RESET |
|--------|--------------|-----------------------------|-----|-------|
| 7:5    |              | Reserved                    | R/W | XX    |
| 4      | LED6_20uA_EN | LED6 20uA Output enable     | R/W | 0     |
|        |              | 1: enable 👝                 |     |       |
|        |              | 0: disable                  |     |       |
| 3      | LED5_20uA_EN | LED5 20uA Output enable     | R/W | 1     |
|        |              | 1: enable                   |     |       |
|        |              | 0: disable                  |     |       |
| 2      | LED4_20uA_EN | LED4 20uA Output enable     | R/W | 0     |
|        |              | 1: enable                   |     |       |
|        |              | 0: disable                  |     |       |
| 1      | LED3_20uA_EN | LED3 20uA Output enable     | R/W | 0     |
|        |              | 1: enable                   |     |       |
|        |              | 0: disable                  |     |       |
| 0      | NTC_20uA_EN  | NTC 20uA/80uA Output enable | R/W | 1     |
|        |              | 1: enable                   |     |       |
|        |              | 0: disable                  |     |       |

### 4.63 SYS CTL5 (VOUT2 PD fast charge register)

I2C address 0xEA, Register address: 0x1F

| Bit(s) | Name     | Description                                               | R/W | RESET |
|--------|----------|-----------------------------------------------------------|-----|-------|
| 7      | Pdsrc_CL | CL PIN The pull-up function is enabled, Used for VOUT2 as | R/W | 0     |
|        |          | PD output 1: enable                                       |     |       |
|        |          | 0: disable                                                |     |       |
| 6:0    |          | Reserved                                                  | R/W | XX    |

# 4.64 TEMP\_LP (ICInternal temperature ring setting)

| Bit(s) | Name     | Description                                | R/W | RESET |
|--------|----------|--------------------------------------------|-----|-------|
| 7:6    |          | Reserved                                   | R/W | XX    |
| 5:4    | Loop_set | Boost and Charge temperature ring Settings | R/W | 10    |



|     | 11: 137℃ |     |    |
|-----|----------|-----|----|
|     | 10: 127℃ |     |    |
|     | 01: 122℃ |     |    |
|     | 00: 103℃ |     |    |
| 3:0 | Reserved | R/W | XX |

#### 4.65 LC\_SET (Line complement select register)

I2C address 0xEA, Register address: 0x30

| Bit(s) | Name   | Description                                             | R/W | RESET |
|--------|--------|---------------------------------------------------------|-----|-------|
| 7:1    |        | Reserved                                                | R/W | XX    |
| 0      | Lc_set | Line complement voltage selection 1: 300mV2A 0: 150mV2A | R/W | 0     |

## 4.66 CHG\_CTL10 (Constant voltage charge voltage setting register)

I2C address 0xEA, Register address: 0x3A

| Bit(s) | Name     | Description                                                                          | R/W | RESET |
|--------|----------|--------------------------------------------------------------------------------------|-----|-------|
| 7:4    |          | Reserved                                                                             | R/W | XX    |
| 3:2    | VSET_BAT | Charging constant voltage setting 00: 4.2V 01: 4.3V 10: 4.35V 11: 4.4V               | R/W | 00    |
| 1:0    | R_CV     | Charging constant voltage voltage 00: Add 0mV 01: Add 14mV 10: Add 28mV 11: Add 42mV | R/W | 01    |

# 4.67 TYPEC \_CTL2 (PD Control register)

| Bit(s)      | Name  | Description                            | R/W | RESET |  |
|-------------|-------|----------------------------------------|-----|-------|--|
| 7:1         |       | Reserved                               | R/W | XX    |  |
| 0           | EN_PD | The PD fast charge function is enabled | R/W | 1     |  |
|             |       | 1: enable                              |     |       |  |
|             |       | 0: disable                             |     |       |  |
|             |       |                                        | ·   | •     |  |
|             |       |                                        |     |       |  |
|             | C     |                                        |     |       |  |
|             |       |                                        |     |       |  |
|             |       |                                        |     |       |  |
|             |       |                                        |     |       |  |
|             |       |                                        |     |       |  |
|             |       |                                        |     |       |  |
|             | )     |                                        |     |       |  |
|             |       |                                        |     |       |  |
|             |       |                                        |     |       |  |
| <b>&gt;</b> |       |                                        |     |       |  |
|             |       |                                        |     |       |  |
|             |       |                                        |     |       |  |



## 5 Read only status indicator register

#### 5.1 BATVADC\_DAT0 (VBAT Voltage register)

I2C address 0xEA. Register address: 0x50

| Bit(s) | Name         | Description           | R/W |
|--------|--------------|-----------------------|-----|
| 7:0    | BATVADC[7:0] | BATVADC data low 8bit | R   |
|        |              | VBATPIN voltage       |     |

#### 5.2 BATVADC\_DAT1 (VBAT Voltage register)

I2C address 0xEA. Register address: 0x51

| 120 add1633 | UNLA, Negister aut | 1633. 0001                                                          |       |
|-------------|--------------------|---------------------------------------------------------------------|-------|
| Bit(s)      | Name               | Description                                                         | R/W   |
| 7:0         | BATVADC[15:8]      | BATVADC data high 8bit<br>VBAT=BATVADC*0.26855mv<br>VBATPIN voltage | C Q > |

#### 5.3 VSYSVADC\_DAT0 (VSYS Voltage register)

I2C address 0xEA, Register address: 0x52

| Ī | Bit(s) | Name          | Description                                   | / |          | R/W |
|---|--------|---------------|-----------------------------------------------|---|----------|-----|
|   | 7:0    | VSYSVADC[7:0] | VSYS voltage data low 8bit<br>VSYSPIN voltage |   | <b>Y</b> | R   |

# 5.4 VSYSVADC\_DAT1 (VSYS Voltage register)

I2C address 0xEA, Register address: 0x53

|        | o onen ij riogiotor dalar | 3331 37133                                                                  |     |
|--------|---------------------------|-----------------------------------------------------------------------------|-----|
| Bit(s) | Name                      | Description                                                                 | R/W |
| 7:0    | VSYSVADC[15:8]            | VSYS voltage data high 8bit<br>VSYSPIN voltage<br>VSYS= VSYSVADC*1.611328mV | R   |

#### 5.5 IVIN/IVBUS\_IADC\_DAT0 (Charging current register)

I2C address 0xEA, Register address: 0x54 /

| Bit(s) | Name       |             | Description               | R/W |
|--------|------------|-------------|---------------------------|-----|
| 7:0    | IVIN/IVBUS | Low 8bit ch | arging input current data | R   |
|        | ADC[7:0]   | VIN or VBU  | S charging current        |     |

## 5.6 IVIN/IVBUS\_IADC\_DAT0 (Charging current register)

I2C address 0xEA. Register address: 0x55

| Bit(s) | Name          | Description                           | R/W |
|--------|---------------|---------------------------------------|-----|
| 7:0    | IVIN/IVBUSADC | High 8bit charging input current data | R   |
|        | [15:8]        | VIN or VBUS charging current          |     |
|        |               | lin= IVIN/IVBUSADC*0.671387mA         |     |

## 5.7 IVOUT1\_IADC\_DAT0 (VOUT1 Output current register)

I2C address 0xEA, Register address: 0x56

| izo dadiodo oxert, | 120 dadious exerti register dadious. exec |                                                  |     |  |  |  |
|--------------------|-------------------------------------------|--------------------------------------------------|-----|--|--|--|
| Bit(s)             | Name                                      | Description                                      | R/W |  |  |  |
| 7:0 IVOL           |                                           | Low 8 bits of output current data output current | R   |  |  |  |

## 5.8 IVOUT1\_IADC\_DAT1 (VOUT1 Output current register)

| Bit(s) | Name            | Description                                                                          | R/W |
|--------|-----------------|--------------------------------------------------------------------------------------|-----|
| 7:0    | IVOUT1ADC[15:8] | VOUT1 High 8bit output current data VOUT1 output current IOUT1= IVOUT1ADC*0.671387mA | R   |

#### 5.9 IVOUT2\_IADC\_DAT0 (VOUT2 Output current register)

I2C address 0xEA, Register address: 0x58

| Bit(s) | Name           | Description                        | R/W |
|--------|----------------|------------------------------------|-----|
| 7:0    | IVOUT2ADC[7:0] | VOUT2 Low 8bit output current data | R   |
|        |                | VOUT2 output current               |     |

#### 5.10 IVOUT2\_IADC\_DAT2 (VOUT2 Output current register)

I2C address 0xEA, Register address: 0x59

|        | 120 dadi eee exist, i tegister dadi eeer exee |                                     |            |  |  |
|--------|-----------------------------------------------|-------------------------------------|------------|--|--|
| Bit(s) | Name                                          | Description                         | R/W        |  |  |
| 7:0    | IVOUT2ADC                                     | VOUT2 High 8bit output current data | R          |  |  |
|        | [15:8]                                        | VOUT2 output current                |            |  |  |
|        |                                               | IOUT2= IVOUT2ADC*0.671387mA         | <b>A Y</b> |  |  |

# 5.11 IBUS\_IADC\_DAT0(VBUS Output current register)

I2C address 0xEA, Register address: 0x5A

| Bit(s) | Name     | Description                       | $\triangleright$ | R/W |
|--------|----------|-----------------------------------|------------------|-----|
| 7:0    | IVBUSADC | VBUS Low 8bit output current data |                  | R   |
|        | [7:0]    | IVBUSADC output current           |                  |     |

#### 5.12 IBUS\_IADC\_DAT2(VBUS Output current register)

I2C address 0xEA, Register address: 0x5B

| Bit(s) | Name               | Description                                                                           | R/W |
|--------|--------------------|---------------------------------------------------------------------------------------|-----|
| 7:0    | IVBUSADC<br>[15:8] | VBUS High 8bit output current data IVBUSADC output current IVBUS= IVBUSADC*0.671387mA | R   |

#### 5.13 VINVADC\_DAT0 (VIN Voltage register)

I2C address 0xEA, Register address: 0x5C

| Bit(s) | Name         | Description                     | R/W |
|--------|--------------|---------------------------------|-----|
| 7:0    | VINVADC[7:0] | VIN input voltage data low 8bit | R   |
|        |              | VINPIN voltage                  |     |

## 5.14 VINVADC\_DAT1 (VIN Voltage register)

I2C address 0xEA. Register address: 0x5D

| Bit(s) | Name          | Description                      | R/W |
|--------|---------------|----------------------------------|-----|
| 7:0    | VINVADC[15:8] | VIN input voltage data high 8bit | R   |
|        |               | VINPIN voltage                   |     |
|        |               | VIN=/VINVADC*1.611328mV          |     |

## 5.15 VOUT1VADC\_DAT0 (VOUT1 Voltage register)

I2C address 0xEA, Register address: 0x5E

| Bit(s) | Name           | Description                        | R/W |
|--------|----------------|------------------------------------|-----|
| 7:0    | VOUT1VADC[7:0] | VOUT1 output voltage data low 8bit | R   |
|        |                | VOUT1PIN voltage                   |     |

# 5.16 VOUT1VADC\_DAT1 (VOUT1 Voltage register)

| Bit(s) | Name            | Description                                                                            | R/W |
|--------|-----------------|----------------------------------------------------------------------------------------|-----|
| 7:0    | VOUT1VADC[15:8] | VOUT1 output voltage data high 8bit<br>VOUT1PIN voltage<br>VOUT1= VOUT1VADC*1.611328mV | R   |

#### 5.17 VOUT2VADC\_DAT0 (VOUT2 Voltage register)

I2C address 0xEA, Register address: 0x60

| Bit(s) | Name           | Description                        | R/W |
|--------|----------------|------------------------------------|-----|
| 7:0    | VOUT2VADC[7:0] | VOUT2 output voltage data low 8bit | R   |
|        |                | VOUT2PIN voltage                   |     |

#### 5.18 VOUT2VADC\_DAT1 (VOUT2 Voltage register)

I2C address 0xEA, Register address: 0x61

| Γ | Bit(s) | Name            | Description                                             | R/W   |
|---|--------|-----------------|---------------------------------------------------------|-------|
|   | 7:0    | VOUT2VADC[15:8] | VOUT2 output voltage data high 8bit<br>VOUT2PIN voltage | R     |
|   |        |                 | VOUT2= VOUT2VADC*1.611328mV                             | · • · |

#### 5.19 VBUSVADC\_DAT0 (VBUS Voltage register)

I2C address 0xEA, Register address: 0x62

| 120 4441000 | oner i, riogiotor addit | 300. 0X0 <b>2</b>                                          |  |     |
|-------------|-------------------------|------------------------------------------------------------|--|-----|
| Bit(s)      | Name                    | Description                                                |  | R/W |
| 7:0         | VBUSVADC[7:0]           | VBUS input or output voltage data low 8bit VBUSPIN voltage |  | R   |

#### 5.20 VBUSVADC\_DAT1 (VBUS Voltage register)

I2C address 0xEA, Register address: 0x63

| Bit(s) | Name           | Description                                                                         | R/W |
|--------|----------------|-------------------------------------------------------------------------------------|-----|
| 7:0    | VBUSVADC[15:8] | VBUS input or output voltage data high 8bit VBUS PIN voltage VBUS= VBUSVADC*1.611mV | R   |

#### 5.21 NTCVADC\_DAT0 (NTC Voltage register)

I2C address 0xEA, Register address: 0x64

|        | oner if it og lotor date |                           |     |
|--------|--------------------------|---------------------------|-----|
| Bit(s) | Name                     | Description               | R/W |
| 7:0    | NTCVADC[7:0]             | NTC voltage data low 8bit | R   |
|        |                          | NTC PIN voltage           |     |

## 5.22 NTCVADC\_DAT1 (NTC Voltage register)

I2C address 0xEA, Register address: 0x65

| Bit(s) | Name          | Description                            | R/W |
|--------|---------------|----------------------------------------|-----|
| 7:0    | NTCVADC[15:8] | NTC voltage data high 8bit             | R   |
|        |               | NTC PIN voltage NTC= NTCVADC*0.26855mV |     |

# 5.23 LED4VADC\_DAT0 (LED4 Voltage register)

I2C address 0xEA, Register address: 0x68

| Bit(s) | Name          | Description                | R/W |
|--------|---------------|----------------------------|-----|
| 7:0    | LED4VADC[7:0] | LED4 voltage data low 8bit | R   |
|        |               | LED4 PIN voltage           |     |

## 5.24 LED4VADC\_DAT1 (LED4 Voltage register)

| Bit(s) | Name           | Description                                     | R/W |
|--------|----------------|-------------------------------------------------|-----|
| 7:0    | LED4VADC[15:8] | LED4 voltage data high 8bit<br>LED4 PIN voltage | R   |
|        |                | LED4+ IN Voltage LED4= LED4VADC*0.26855mV       |     |

# 5.25 LED5VADC\_DAT0 (LED5 Voltage register)

I2C address 0xEA, Register address: 0x6A

| Bit(s) | Name          | Description                | R/W |
|--------|---------------|----------------------------|-----|
| 7:0    | LED5VADC[7:0] | LED5 voltage data low 8bit | R   |
|        |               | LED5PIN voltage            |     |

#### 5.26 LED5VADC\_DAT1 (LED5 Voltage register)

I2C address 0xEA, Register address: 0x6B

| Bit(s) | Name           | Description                 | R/W |
|--------|----------------|-----------------------------|-----|
| 7:0    | LED5VADC[15:8] | LED5 voltage data high 8bit | R   |
|        |                | LED5 PIN voltage            |     |
|        |                | LED5= LED5VADC*0.26855mV    |     |

#### 5.27 LED6VADC\_DAT0 (LED6 Voltage register)

I2C address 0xEA. Register address: 0x6C

| Bit(s) | Name          | Description                |   | R/W |
|--------|---------------|----------------------------|---|-----|
| 7:0    | LED6VADC[7:0] | LED6 voltage data low 8bit | - | R   |
|        |               | LED6 PIN voltage           |   |     |

#### 5.28 LED6VADC\_DAT1 (LED6 Voltage register)

I2C address 0xEA, Register address: 0x6D

|        | , <del>.</del> |                                                                             |     |
|--------|----------------|-----------------------------------------------------------------------------|-----|
| Bit(s) | Name           | Description                                                                 | R/W |
| 7:0    | LED6VADC[15:8] | LED6 voltage data high 8bit<br>LED6 PIN voltage<br>LED6= LED6VADC*0.26855mV | R   |

#### 5.29 IBATIADC\_DAT0 (BAT current register)

I2C address 0xEA, Register address: 0x6E

| Bit(s) | Name          | Description                         | R/W |
|--------|---------------|-------------------------------------|-----|
| 7:0    | IBATIADC[7:0] | Cell current low 8bit IBATIADC data | R   |

## 5.30 IBATIADC\_DAT1 (BAT current register)

I2C address 0xEA, Register address: 0x6F

| Bit(s) | Name           | Description                                                | R/W |
|--------|----------------|------------------------------------------------------------|-----|
| 7:0    | IBATIADC[15:8] | Cell current high 8bit IBATIADC data                       | R   |
|        |                | IBAT=IBATVADC*1.6785mA                                     |     |
|        |                | Current does not distinguish between positive and negative |     |
|        |                | directions                                                 |     |

# 5.31 ISYS\_IADC\_DAT0 (IVSYS current register)

I2C address 0xEA, Register address: 0x70

| Bit(s) | Name          | Description                          | R/W |
|--------|---------------|--------------------------------------|-----|
| 7:0    | ISYSIADC[7:0] | IVSYS current low 8bit VSYSIADC data | R   |

## 5.32 IVSYS\_IADC\_DAT1 (IVSYS current register)

| Bit(s) | Name            | Description                                                                                                                           | R/W |
|--------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|
| 7:0    | IVSYSIADC[15:8] | IVSYS current high 8bit VSYSIADC data IVSYS=ISYSVADC*0.671387mA Current does not distinguish between positive and negative directions | R   |

# 5.33 VSYS\_POW\_DAT0 (VSYS Power register)

I2C address 0xEA, Register address: 0x74

| Bit(s) | Name               | Description                  | R/W |
|--------|--------------------|------------------------------|-----|
| 7:0    | VSYS_POW_ADC [7:0] | VSYS power low 8bit ADC data | R   |

#### 5.34 VSYS\_POW \_DAT1 (VSYS Power register)

I2C address 0xEA. Register address: 0x75

| Bit(s) | Name               | Description                                                  | R/W |
|--------|--------------------|--------------------------------------------------------------|-----|
| 7:0    | VSYS_POW_ADC[15:8] | VSYS power high 8bit ADC data VSYS_POW= VSYS_POW_ADC 4.431mW | R   |

#### 5.35 SOC\_CAP\_DATA (Battery data register)

I2C address 0xEA Register address: 0x7B

| 120 addie | ss onen, negister aut | 1633. UN D                     | 1   |   |
|-----------|-----------------------|--------------------------------|-----|---|
| Bit(s)    | Name                  | Description                    | R/W | Ī |
| 7:0       | SOC CAP               | Cell percentage Power data (%) | R   | ī |

# 5.36 SOC\_CAP\_SET (Battery setting register)

I2C address 0xEA. Register address: 0x87

|        |             | 21.0001.07.01                                          |     |
|--------|-------------|--------------------------------------------------------|-----|
| Bit(s) | Name        | Description                                            | R/W |
| 7:0    | SOC_CAP_SET | Cell percentage power control register                 | R/W |
|        |             | The corresponding percentage power data can be written |     |
|        |             | directly to the register value                         |     |

#### 5.37 FORCE\_STANDBY (Software shutdown)

I2C address 0xEA, Register address: 0x86

| Bit(s) | Name          | Description                        | R/W |
|--------|---------------|------------------------------------|-----|
| 7      | Force_Standby | Write 1 to set the IP5356 to sleep | R/W |
| 6:0    |               | Reserved                           | R   |

## 5.38 STATE\_CTL0 (Charge status control register)

I2C address 0xEA, Register address: 0x90

| Bit(s) | Name /         | Description                                                                                                                     | R/W |
|--------|----------------|---------------------------------------------------------------------------------------------------------------------------------|-----|
| 7:6    |                | Reserved                                                                                                                        | R   |
| 5:4    | DCP_SINK_STATE | Enter SINKDCP fast charge enable control 00: State machine automatic control 01: Off 10: State machine automatic control 11: On | R/W |
| 3:0    |                | Reserved                                                                                                                        | R   |

### 5.39 STATE\_CTL1 (Enter PD status control register)

| Bit(s) | <b>Name</b>   | Description                                                                                                                        | R/W |
|--------|---------------|------------------------------------------------------------------------------------------------------------------------------------|-----|
| 7:4    |               | Reserved                                                                                                                           | R   |
| 3:2    | PD_SINK_STATE | Enter SINK CC PD fast charge enable control 00: State machine automatic control 01: Off 10: State machine automatic control 11: On | R/W |
| 1:0    |               | Reserved                                                                                                                           | R   |

# 5.40 STATE\_CTL2 (Charge path control register)

I2C address 0xEA, Register address: 0x92

| Bit(s) | Name          | Description                         | R/W |
|--------|---------------|-------------------------------------|-----|
| 7:2    |               | Reserved                            | R/W |
| 1:0    | CHG_MOS_STAET | Enter charging path selection       | R/W |
|        |               | 00: State machine automatic control |     |
|        |               | 01: Select VIN charging             |     |
|        |               | 10: State machine automatic control |     |
|        |               | 11: Select VBUS charging            |     |

## 5.41 STATE\_CTL3(PD output control register)

I2C address 0xEA, Register address: 0x97

| Bit(s) | Name         | Description                                                                                                                      |          | R/W |
|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------|----------|-----|
| 7:6    | PD_SRC_STATE | VBUS PD output fast charge enable control 00: State machine automatic control 01: Off 10: State machine automatic control 11: On | <u>`</u> | RW  |
| 5:0    |              | Reserved                                                                                                                         |          | R   |

## 5.42 FCP\_STATUS (Output FCP indicator register)

I2C address 0xEA, Register address: 0xA1

| Bit(s) | Name     | Description                                    | R/W |
|--------|----------|------------------------------------------------|-----|
| 7:6    | FCP_VSEL | SRC FCP voltage<br>00: 5V<br>01: 9V<br>10: 12V | R   |
| 5:0    |          | Reserved                                       | R   |

## 5.43 STATUS\_SRC0 (Output fast charge status indicator register)

|        | 2C address 0xEA, Register address: 0xA4 |                                              |     |  |  |
|--------|-----------------------------------------|----------------------------------------------|-----|--|--|
| Bit(s) | Name                                    | Description                                  | R/W |  |  |
| 7:4    | VOUT2_STATE                             | VOUT2 output fast charging protocol flag bit | R   |  |  |
|        |                                         | 0110: QC OK                                  |     |  |  |
|        | _                                       | 1001: QC2(9V 12V)                            |     |  |  |
|        |                                         | 1010: QC3                                    |     |  |  |
|        |                                         | 1100: FCP/SCP                                |     |  |  |
|        |                                         | 1101: AFC                                    |     |  |  |
|        |                                         | 1110: SFCP                                   |     |  |  |
|        |                                         | 0001: DCP                                    |     |  |  |
| 3:0    | VOUT1_STATE                             | VOUT1 output fast charging protocol flag bit | R   |  |  |
|        |                                         | 0110: QC OK                                  |     |  |  |
|        |                                         | 1001: QC2(9V 12V)                            |     |  |  |
|        |                                         | 1010: QC3                                    |     |  |  |
|        | <b>\</b>                                | 1100: FCP/SCP                                |     |  |  |
|        |                                         | 1101: AFC                                    |     |  |  |
|        |                                         | 1110: SFCP                                   |     |  |  |
|        |                                         | 0001: DCP                                    |     |  |  |

#### 5.44 STATUS\_SRC1 (Output fast charge status indicator register)

I2C address 0xEA, Register address: 0xA5

| Bit(s) | Name       | Description                                                                                                                      | R/W |
|--------|------------|----------------------------------------------------------------------------------------------------------------------------------|-----|
| 7      |            | Reserved                                                                                                                         | R   |
| 6:4    | CHAL_STATE | Output port where SRC fast charging is located 000: none 001: VOUT1 010: VOU2 100: VBUS                                          | R   |
| 3:0    | VBUS_STATE | VBUS output fast charging protocol flag bit 0110: QC OK 1001: QC2(9V 12V) 1010: QC3 1100: FCP/SCP 1101: AFC 1110: SFCP 0001: DCP | R   |

#### 5.45 STATUS\_SRC2 (Output fast charge status indicator register)

I2C address 0xEA, Register address: 0xA8

| Bit(s) | Name        | Description                  |   |           | <b>Y</b> | R/W |
|--------|-------------|------------------------------|---|-----------|----------|-----|
| 7      | LOW_VSET_OK | Low voltage fast charge flag | 7 |           |          | R   |
| 6:0    |             | Reserved                     |   | \ <u></u> |          | R   |

#### 5.46 AFC\_STATUS (Output AFC indicator register)

I2C address 0xEA, Register address: 0xAF

| Bit(s) | Name     | Description                                  | R/W |
|--------|----------|----------------------------------------------|-----|
| 7      |          | Reserved                                     | R   |
| 5:4    | AFC_VSEL | SRC AFC Output voltage 00: 5V 01: 9V 11: 12V | R   |
| 3:0    |          | Reserved                                     | R   |

## 5.47 PD\_STATE0 (System status indicator register)

I2C address 0xEA, Register address: 0xB1

| Bit(s) | Name       | Description                                                   | R/W |
|--------|------------|---------------------------------------------------------------|-----|
| 7:1    |            | Reserved                                                      | R   |
| 0      | Sink_pd_Ok | PD SINK Enter the connection flag bit 1: effective 0: invalid | R   |

## 5.48 PD\_STATE1 (System status indicator register)

I2C address 0xEA, Register address: 0xC2

| Bít(s) | Name                  | Description                       | R/W |
|--------|-----------------------|-----------------------------------|-----|
| 7      | <pre>Src _Pd_Ok</pre> | PD SRC Output connection flag bit | R   |
|        |                       | 1: effective                      |     |
|        |                       | 0: invalid                        |     |
| 6:0    |                       | Reserved                          | R   |

### 5.49 PD\_STATE2 (System status indicator register)

| Bit(s) | Name       | Description                        | R/W |
|--------|------------|------------------------------------|-----|
| 7:1    |            | Reserved                           | R   |
| 0      | Src_Pps_Ok | PPS SRC Output connection flag bit | R   |
|        |            | 1: effective                       |     |
|        |            | 0: invalid                         |     |



## 5.50 SYS\_STATE0 (System status indicator register)

I2C address 0xEA, Register address: 0xC4

| Bit(s) | Name   | Description                                     | R/W |
|--------|--------|-------------------------------------------------|-----|
| 7      | VINOK  | VIN Voltage effective mark                      | R   |
|        |        | 1: VIN is active                                |     |
|        |        | 0: VIN is out of power.                         |     |
| 5      | VBUSOV | VBUS Enter the overvoltage flag                 | R   |
|        |        | 1: VBUS Input overvoltage                       |     |
|        |        | 0: VBUS Input is not overvoltage                |     |
| 4      | VBUSOK | VBUS voltage effective mark, TYPEC charging and | R   |
|        |        | discharging the bit will be effective           |     |
|        |        | 1: VBUS is active                               |     |
|        |        | 0: VBUS is out of power                         |     |
| 3:0    |        | Reserved                                        | R   |

#### 5.51 SYS\_STATE1 (System status indicator register)

I2C address 0xEA, Register address: 0xC5

| Bit(s) | Name    | Description                                                                                       | R/W |
|--------|---------|---------------------------------------------------------------------------------------------------|-----|
| 7:3    |         | Reserved                                                                                          | R   |
| 2      | VBATLOW | Battery voltage VBATLOW mark  1: The cell is low charge effective  0: The cell voltage is not low | R   |
| 1      | VSYS_OV | VSYS Overvoltage mark 1: VSYS Overvoltage 0: VSYS is not overvoltage                              | R   |
| 0      | VIN_OV  | VIN Input the overvoltage flag 1: VIN Input overvoltage 0: VIN Input is not overvoltage           | R   |

### 5.52 SYS\_STATE2 (System status indicator register)

I2C address 0xEA, Register address: 0xCD

| Bit(s) | Name      | Description                                                                                            | R/W |
|--------|-----------|--------------------------------------------------------------------------------------------------------|-----|
| 7      |           | <b>/</b>                                                                                               |     |
| 6      | Src_qc_ok | Output fast charging effective flag bit 1: effective 0: invalid QC5V and PD5V are not fast charging OK | R   |
| 5:0    |           | Reserved                                                                                               | R   |

## 5.53 SYS\_STATE3 (System status indicator register)

| Bit(s) | Name _    | Description                                               | R/W |
|--------|-----------|-----------------------------------------------------------|-----|
| 7      | VINOK     | Charging input path selection status                      | R   |
|        |           | 0: VIN port charging                                      |     |
|        |           | 1: VBUS port charging                                     |     |
| 6      | VBUSOV    | 1: Simultaneous charge and discharge state                | R   |
|        |           | 0: Not in simultaneous charge and discharge state         |     |
| 5      | Charge_en | Charging state                                            | R   |
|        | V         | 1: Charging state                                         |     |
|        |           | 0: Non-charged state                                      |     |
| 4      | Boost_en  | Discharge state                                           | R   |
|        |           | 1: Discharge state                                        |     |
|        |           | 0: Non-discharge state                                    |     |
| 3      |           | Reserved                                                  | R   |
| 2:0    | Sys_state | Current system status                                     | R   |
|        |           | 000: Standby mode                                         |     |
|        |           | 001: Enable the boost delay state                         |     |
|        |           | 010: Enable boost state                                   |     |
|        |           | 011: Shutdown delay state                                 |     |
|        |           | 100: Enable the charge delay state                        |     |
|        |           | 101: charge on                                            |     |
|        |           | 110: charge Transfer boost delay status                   |     |
|        |           | 111: When charging boost, wait for the output test result |     |



# 5.54 SYS\_STATE4 (System status indicator register)

I2C address 0xEA, Register address: 0xD4

| Bit(s) | Name         | Description                                                                                                                           | R/W |
|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|
| 7:3    |              | Reserved                                                                                                                              | R   |
| 2:0    | Chg_qc_state | Charge input fast charge status 000: Standby mode                                                                                     | R   |
|        |              | 001: The application for fast charge is delayed by 0.5S. Procedure 010: No fast charge has been requested 011: Fast charge input      |     |
|        |              | 100: Enter the status of fast charge pending application, such as trickle charge     101: Simultaneous charging and discharging state | ~Q  |

# 5.55 LOWCUR \_STATE (System status indicator register)

I2C address 0xEA, Register address: 0xE1

| Bit(s) | Name         | Description                                                                               |                                       | R/W |
|--------|--------------|-------------------------------------------------------------------------------------------|---------------------------------------|-----|
| 7      | Lowcur_state | Normally on for N hours  1: Entered normal N hour mode  0: The N hour mode is not entered | 1                                     | R   |
| 6:0    |              | Reserved                                                                                  | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | R   |

#### 5.56 CHG\_STATE1 (System status indicator register)

I2C address 0xEA. Register address: 0xE8

| Bit(s) | Name             | Description                    | R/W |
|--------|------------------|--------------------------------|-----|
| 7      | Vbus_mosi_ state | The VBUS port input MOS status | R   |
|        |                  | 1: On                          |     |
|        |                  | 0: Off                         |     |
| 6      | Vin_mos_ state   | The VIN port input MOS status  | R   |
|        |                  | 1: On <b>Y</b>                 |     |
|        |                  | 0: Off                         |     |
| 5: 4   | Vchg_state       | 00: 5V charging                | R   |
|        |                  | 01: 7V charging                |     |
|        |                  | 10: 9V charging                |     |
|        |                  | 11: 12V charging               |     |
| 3:0    |                  | Reserved                       | R   |

## 5.57 CHG\_STATE2 (System status indicator register)

I2C address 0xEA, Register address: 0xE9

| Bit(s) | Name             | Description                                                                                                                                                         | R/W |
|--------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 7      | Sink_QC_QK       | Input fast charge valid flag bit (both DM DP fast charge and PD fast charge are valid) 1: effective 0: invalid                                                      | R   |
| 6: 4   | chg_ state       | Charging state 000: Uncharged state 001/010/011: Charging state 100: Constant voltage disconnect detects the cell voltage 101: Full state 110: Charge timeout state | R   |
| 3      | Charge_en_ state | Charge enabled flag 1: Charging state 0: Not in charging state                                                                                                      | R   |
| 2:0    |                  | Reserved                                                                                                                                                            | R   |

## 5.58 MOS\_STATE (Output MOS status indicator register)



| Bit(s) | Name            | Description                                              | R/W                |
|--------|-----------------|----------------------------------------------------------|--------------------|
| 7      | At_same         | Simultaneous charge and discharge flag bit               | R                  |
|        |                 | 0: Not in the same charge and discharge                  |                    |
|        |                 | 1: In the same charge and discharge                      |                    |
| 6      | Mos_vbus_state  | VBUS port outputs the MOS status                         | R                  |
|        |                 | 0: Off state                                             |                    |
|        |                 | 1: On state                                              |                    |
| 5      | Mos_vout2_state | VOUT2 port outputs the MOS status                        | R                  |
|        |                 | 0: Off state                                             |                    |
|        |                 | 1: On state                                              |                    |
| 4      | Mos_vout1_state | VOUT1 port outputs the MOS status                        | R                  |
|        |                 | 0: Off state                                             |                    |
|        |                 | 1: On state                                              |                    |
| 3      | Src_qc_ok       | Output fast charging effective flag bit                  | R                  |
|        |                 | 1: effective                                             | $\sim$ Y           |
|        |                 | 0: invalid                                               | $\nearrow$ ( ) $'$ |
|        |                 | QC5V and PD5V are also considered fast charging OK, 0xCD |                    |
|        |                 | bit6 is recommended                                      |                    |
| 2:0    |                 | Reserved                                                 | R                  |

## 5.59 ILOW\_STATE (System light load status indicator register)

I2C address 0xEA. Register address: 0xF2

| Bit(s) | Name     | Description                                                 | R/W |
|--------|----------|-------------------------------------------------------------|-----|
| 7      |          | Reserved                                                    | R   |
| 6      | lsys_low | Isys output current Light load flag 1: effective 0: invalid | R   |
| 5      |          | Reserved                                                    | R   |
| 4      | Pow_low  | Isys output power Light load flag 1: effective 0: invalid   | R   |
| 3:0    |          | Reserved                                                    | R   |

## 5.60 TYPEC\_STATE (System light load status indicator register)

I2C address 0xEA, Register address: 0xF3

| 120 addition | ONLY, register add | 2001 071 0                                        |     |
|--------------|--------------------|---------------------------------------------------|-----|
| Bit(s)       | Name               | Description                                       | R/W |
| 7            | cc_src_ok          | cc_src_ok, type c concatenated to src(as output)  | R   |
|              |                    | 1: effective                                      |     |
|              |                    | 0: invalid                                        |     |
| 6            | cc_sink_ok,        | cc_sink_ok, type c concatenates to sink(as input) | R   |
|              |                    | 1: effective                                      |     |
|              |                    | 0: inyalid                                        |     |
| 5:0          |                    |                                                   | R   |

## 5.61 KEYIN STATE (Key status indicator register)

I2C address 0xEA, Register address: 0xF4

| Bit(s) | Name          | Description                                                                                                   | R/W |
|--------|---------------|---------------------------------------------------------------------------------------------------------------|-----|
| 7      | On_off_2short | Short press the button twice to mark the position, Need to write 1 clear 0 1: effective 0: invalid            | R/W |
| 6      | On_off_long   | Press and hold the button for 2 seconds to mark the position, Need to write 1 clear 0 1: effective 0: invalid | R/W |
| 5      | On_off_short  | Key short press flag, Need to write 1 clear 0 1: effective 0: invalid                                         | R/W |
| 4:0    |               | Reserved                                                                                                      | R/W |

#### 5.62 NTC\_STATE (NTC and output MOS current status indicator register)



| Bit(s) | Name           | Description                           | R/W |
|--------|----------------|---------------------------------------|-----|
| 7      | Ntc_ht         | NTC High temperature marker           | R   |
|        |                | 1: effective                          |     |
|        |                | 0: invalid                            |     |
| 6      | Ntc_mht        | NTC Medium high temperature mark      | R   |
|        |                | 1: effective                          |     |
|        |                | 0: invalid                            |     |
| 5      | Ntc_mlt        | NTC Medium low temperature marker     | R   |
|        |                | 1: effective                          |     |
|        |                | 0: invalid                            |     |
| 4      | Ntc_It         | NTC Low temperature marker            | R   |
|        |                | 1: effective                          |     |
|        |                | 0: invalid                            |     |
| 3:     | Mos_vbus_ilow  | VBUS Output port light load flag bit  | R   |
|        |                | 1: effective                          |     |
|        |                | 0: invalid                            |     |
| 2      | Mos_vout2_ilow | VOUT2 Output port light load flag bit | R   |
|        |                | 1: effective                          |     |
|        |                | 0: invalid                            |     |
| 1      | Mos_vout1_ilow | VOUT1 Output port light load flag bit | R   |
|        |                | 1: effective                          | )   |
|        |                | 0: invalid                            |     |
| 0      |                | Reserved                              | R   |

# 5.63 OCP\_STATE (System overcurrent status indicator register)

| Bit(s) | Name       | Description                                                                                                                                                                                                                                                                                                                                                       | R/W |
|--------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 7:3    |            | Reserved                                                                                                                                                                                                                                                                                                                                                          | R/W |
| 2      | Boost_uv   | Boost Overcurrent flag bi, Need to write 1 clear 0 1: There's a trigger boost overcurrent signal 0: No boost overcurrent signal was triggered When the first overcurrent signal is detected, write 1 to clear 0 first, and then read again. If two or more overcurrent signals are detected continuously within 600ms, the overcurrent signal is considered valid | 0   |
| 1      |            | Reserved                                                                                                                                                                                                                                                                                                                                                          | R/W |
| 0      | Boost_scdt | Boost Short-circuit marker, Need to write 1 clear 0 1: There's a trigger short circuit signal 0: No trigger short circuit signal When the first short-circuit signal is detected, write 1 to clear 0 first, and then read again. If two or more short-circuit signals are detected continuously within 600ms, the short-circuit signal is considered valid        | 0   |

#### 6 Responsibility and Copyright Declaration

INJOINIC Technology Co., Ltd. has the right to make corrections, modifications, enhancements, improvements, or other changes to the products and services provided. Customers should obtain the latest relevant information and verify that this information is complete and up-to-date before placing an order. All products are sold in accordance with the sales terms and conditions provided during order confirmation.

INJOINIC Technology Co., Ltd. assumes no obligation for application assistance or customer product design. Customers are solely responsible for their use of INJOINIC's products and applications. To minimize risks associated with customer products and applications, customers should provide sufficient design and operational safety verification.

The customer acknowledges and agrees that although any application related information or support may still be provided by INJOINIC, they will be solely responsible for meeting all legal, regulatory, and security requirements related to their products and the use of INJOINIC products in their applications. The customer declares and agrees that they possess all necessary professional skills and knowledge to develop and implement safety measures, foresee the dangerous consequences of faults, monitor faults and their consequences, reduce the probability of faults that may cause personal injury, and take appropriate remedial measures. The customer will fully compensate for any losses caused to INJOINIC and its agents due to the use of any INJOINIC products in such critical applications.

For INJOINIC's product manuals or data sheets, copying is only allowed without any tampering with the content and with relevant authorization, conditions, restrictions, and statements. INJOINIC assumes no responsibility or obligation for such tampered files. Copying third-party information may require additional restrictions.

INJOINIC will update the content of this document from time to time. The actual parameters of the product may vary due to different models or other matters. This document does not serve as any express or implied warranty or authorization.

When reselling INJOINIC products, if there is a discrepancy or false content in the statement of the product parameters compared to the parameters indicated by INJOINIC, all express or implied authorizations related to the INJOINIC products will be lost, and this is an improper and fraudulent business behavior. INJOINIC assumes no responsibility or obligation for any such false statements.